-
Notifications
You must be signed in to change notification settings - Fork 92
/
target_atmel_cm4v2.c
373 lines (294 loc) · 11.1 KB
/
target_atmel_cm4v2.c
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
// SPDX-License-Identifier: BSD-3-Clause
// Copyright (c) 2018-2019, Alex Taradov <[email protected]>. All rights reserved.
/*- Includes ----------------------------------------------------------------*/
#include <stdlib.h>
#include <stdint.h>
#include <stdbool.h>
#include <string.h>
#include "target.h"
#include "edbg.h"
#include "dap.h"
/*- Definitions -------------------------------------------------------------*/
#define FLASH_ADDR 0
#define FLASH_ROW_SIZE 8192
#define FLASH_PAGE_SIZE 512
#define PAGES_IN_ERASE_BLOCK (FLASH_ROW_SIZE / FLASH_PAGE_SIZE)
#define USER_ROW_ADDR 0x00804000
#define USER_ROW_SIZE 512
#define USER_ROW_PAGE_SIZE 16
#define DHCSR 0xe000edf0
#define DHCSR_DEBUGEN (1 << 0)
#define DHCSR_HALT (1 << 1)
#define DHCSR_DBGKEY (0xa05f << 16)
#define DEMCR 0xe000edfc
#define DEMCR_VC_CORERESET (1 << 0)
#define AIRCR 0xe000ed0c
#define AIRCR_VECTKEY (0x05fa << 16)
#define AIRCR_SYSRESETREQ (1 << 2)
#define DSU_CTRL 0x41002100
#define DSU_STATUSA 0x41002101
#define DSU_STATUSB 0x41002102
#define DSU_DID 0x41002118
#define DSU_CTRL_CE (1 << 4)
#define DSU_STATUSA_CRSTEXT (1 << 1)
#define DSU_STATUSA_DONE (1 << 0)
#define DSU_STATUSB_PROT (1 << 0)
#define NVMCTRL_CTRLA 0x41004000
#define NVMCTRL_CTRLB 0x41004004
#define NVMCTRL_PARAM 0x41004008
#define NVMCTRL_INTFLAG 0x41004010
#define NVMCTRL_STATUS 0x41004012
#define NVMCTRL_ADDR 0x41004014
#define NVMCTRL_STATUS_READY (1 << 0)
#define NVMCTRL_CTRLA_AUTOWS (1 << 2)
#define NVMCTRL_CTRLA_WMODE_MAN (0 << 4)
#define NVMCTRL_CTRLA_PRM_MANUAL (3 << 6)
#define NVMCTRL_CTRLA_CACHEDIS0 (1 << 14)
#define NVMCTRL_CTRLA_CACHEDIS1 (1 << 15)
#define NVMCTRL_CMD_EP 0xa500
#define NVMCTRL_CMD_EB 0xa501
#define NVMCTRL_CMD_WP 0xa503
#define NVMCTRL_CMD_WQW 0xa504
#define NVMCTRL_CMD_UR 0xa512
#define NVMCTRL_CMD_PBC 0xa515
#define NVMCTRL_CMD_SSB 0xa516
#define DEVICE_ID_MASK 0xfffff0ff
#define DEVICE_REV_SHIFT 8
#define DEVICE_REV_MASK 0xf
/*- Types -------------------------------------------------------------------*/
typedef struct
{
uint32_t dsu_did;
char *family;
char *name;
uint32_t flash_size;
} device_t;
/*- Variables ---------------------------------------------------------------*/
static device_t devices[] =
{
{ 0x61810003, "same51", "SAM E51J18A", 256*1024 },
{ 0x61810001, "same51", "SAM E51N19A", 512*1024 },
{ 0x61810002, "same51", "SAM E51J19A", 512*1024 },
{ 0x61810000, "same51", "SAM E51N20A", 1*1024*1024 },
{ 0x61810004, "same51", "SAM E51J20A", 1*1024*1024 },
{ 0x60060006, "samd51", "SAM D51J18A", 256*1024 },
{ 0x60060008, "samd51", "SAM D51G18A", 256*1024 },
{ 0x60060001, "samd51", "SAM D51P19A", 512*1024 },
{ 0x60060003, "samd51", "SAM D51N19A", 512*1024 },
{ 0x60060005, "samd51", "SAM D51J19A", 512*1024 },
{ 0x60060007, "samd51", "SAM D51G19A", 512*1024 },
{ 0x60060000, "samd51", "SAM D51P20A", 1*1024*1024 },
{ 0x60060002, "samd51", "SAM D51N20A", 1*1024*1024 },
{ 0x60060004, "samd51", "SAM D51J20A", 1*1024*1024 },
{ 0x61830006, "same53", "SAM E53J18A", 256*1024 },
{ 0x61830003, "same53", "SAM E53N19A", 512*1024 },
{ 0x61830005, "same53", "SAM E53J19A", 512*1024 },
{ 0x61830002, "same53", "SAM E53N20A", 1*1024*1024 },
{ 0x61830004, "same53", "SAM E53J20A", 1*1024*1024 },
{ 0x61840001, "same54", "SAM E54P19A", 512*1024 },
{ 0x61840003, "same54", "SAM E54N19A", 512*1024 },
{ 0x61840000, "same54", "SAM E54P20A", 1*1024*1024 },
{ 0x61840002, "same54", "SAM E54N20A", 1*1024*1024 },
};
static device_t target_device;
static target_options_t target_options;
/*- Implementations ---------------------------------------------------------*/
//-----------------------------------------------------------------------------
static void reset_with_extension(void)
{
dap_reset_target_hw(0);
sleep_ms(10);
dap_reset_link();
}
//-----------------------------------------------------------------------------
static void finish_reset(void)
{
// Stop the core
dap_write_word(DHCSR, DHCSR_DBGKEY | DHCSR_DEBUGEN | DHCSR_HALT);
dap_write_word(DEMCR, DEMCR_VC_CORERESET);
dap_write_word(AIRCR, AIRCR_VECTKEY | AIRCR_SYSRESETREQ);
// Release the reset
dap_write_byte(DSU_STATUSA, DSU_STATUSA_CRSTEXT);
}
//-----------------------------------------------------------------------------
static void target_select(target_options_t *options)
{
uint32_t dsu_did, id, rev;
bool locked;
reset_with_extension();
dsu_did = dap_read_word(DSU_DID);
id = dsu_did & DEVICE_ID_MASK;
rev = (dsu_did >> DEVICE_REV_SHIFT) & DEVICE_REV_MASK;
for (int i = 0; i < ARRAY_SIZE(devices); i++)
{
if (devices[i].dsu_did != id)
continue;
verbose("Target: %s (Rev %c)\n", devices[i].name, 'A' + rev);
target_device = devices[i];
target_options = *options;
target_check_options(&target_options, devices[i].flash_size, FLASH_ROW_SIZE);
locked = dap_read_byte(DSU_STATUSB) & DSU_STATUSB_PROT;
if (locked && !options->unlock)
error_exit("target is locked, unlock is necessary");
if (!locked)
finish_reset();
return;
}
error_exit("unknown target device (DSU_DID = 0x%08x)", dsu_did);
}
//-----------------------------------------------------------------------------
static void target_deselect(void)
{
dap_write_word(DEMCR, 0);
dap_write_word(AIRCR, AIRCR_VECTKEY | AIRCR_SYSRESETREQ);
target_free_options(&target_options);
}
//-----------------------------------------------------------------------------
static void target_erase(void)
{
dap_write_byte(DSU_CTRL, DSU_CTRL_CE); // Chip erase
sleep_ms(100);
while (0 == (dap_read_byte(DSU_STATUSA) & DSU_STATUSA_DONE));
reset_with_extension();
finish_reset();
}
//-----------------------------------------------------------------------------
static void target_lock(void)
{
dap_write_half(NVMCTRL_CTRLB, NVMCTRL_CMD_SSB); // Set Security Bit
}
//-----------------------------------------------------------------------------
static void target_program(void)
{
uint32_t addr = FLASH_ADDR + target_options.offset;
uint32_t offs = 0;
uint32_t number_of_rows;
uint8_t *buf = target_options.file_data;
uint32_t size = target_options.file_size;
dap_write_half(NVMCTRL_CTRLA, NVMCTRL_CTRLA_AUTOWS | NVMCTRL_CTRLA_WMODE_MAN |
NVMCTRL_CTRLA_PRM_MANUAL | NVMCTRL_CTRLA_CACHEDIS0 | NVMCTRL_CTRLA_CACHEDIS1);
number_of_rows = (size + FLASH_ROW_SIZE - 1) / FLASH_ROW_SIZE;
for (uint32_t row = 0; row < number_of_rows; row++)
{
dap_write_word(NVMCTRL_ADDR, addr);
dap_write_half(NVMCTRL_CTRLB, NVMCTRL_CMD_UR); // Unlock Region
while (0 == (dap_read_half(NVMCTRL_STATUS) & NVMCTRL_STATUS_READY));
dap_write_half(NVMCTRL_CTRLB, NVMCTRL_CMD_EB);
while (0 == (dap_read_half(NVMCTRL_STATUS) & NVMCTRL_STATUS_READY));
for (int page = 0; page < PAGES_IN_ERASE_BLOCK; page++)
{
dap_write_word(NVMCTRL_ADDR, addr);
dap_write_half(NVMCTRL_CTRLB, NVMCTRL_CMD_PBC);
while (0 == (dap_read_half(NVMCTRL_STATUS) & NVMCTRL_STATUS_READY));
dap_write_block(addr, &buf[offs], FLASH_PAGE_SIZE);
dap_write_half(NVMCTRL_CTRLB, NVMCTRL_CMD_WP); // Write page
while (0 == (dap_read_half(NVMCTRL_STATUS) & NVMCTRL_STATUS_READY));
addr += FLASH_PAGE_SIZE;
offs += FLASH_PAGE_SIZE;
}
verbose(".");
}
}
//-----------------------------------------------------------------------------
static void target_verify(void)
{
uint32_t addr = FLASH_ADDR + target_options.offset;
uint32_t block_size;
uint32_t offs = 0;
uint8_t *bufb;
uint8_t *bufa = target_options.file_data;
uint32_t size = target_options.file_size;
bufb = buf_alloc(FLASH_PAGE_SIZE);
while (size)
{
dap_read_block(addr, bufb, FLASH_PAGE_SIZE);
block_size = (size > FLASH_PAGE_SIZE) ? FLASH_PAGE_SIZE : size;
for (int i = 0; i < (int)block_size; i++)
{
if (bufa[offs + i] != bufb[i])
{
verbose("\nat address 0x%x expected 0x%02x, read 0x%02x\n",
addr + i, bufa[offs + i], bufb[i]);
buf_free(bufb);
error_exit("verification failed");
}
}
addr += FLASH_PAGE_SIZE;
offs += FLASH_PAGE_SIZE;
size -= block_size;
verbose(".");
}
buf_free(bufb);
}
//-----------------------------------------------------------------------------
static void target_read(void)
{
uint32_t addr = FLASH_ADDR + target_options.offset;
uint32_t offs = 0;
uint8_t *buf = target_options.file_data;
uint32_t size = target_options.size;
while (size)
{
dap_read_block(addr, &buf[offs], FLASH_PAGE_SIZE);
addr += FLASH_PAGE_SIZE;
offs += FLASH_PAGE_SIZE;
size -= FLASH_PAGE_SIZE;
verbose(".");
}
save_file(target_options.name, buf, target_options.size);
}
//-----------------------------------------------------------------------------
static int target_fuse_read(int section, uint8_t *data)
{
if (section > 0)
return 0;
dap_read_block(USER_ROW_ADDR, data, USER_ROW_SIZE);
return USER_ROW_SIZE;
}
//-----------------------------------------------------------------------------
static void target_fuse_write(int section, uint8_t *data)
{
uint32_t addr = USER_ROW_ADDR;
check(0 == section, "internal: incorrect section index in target_fuse_write()");
dap_write_word(NVMCTRL_ADDR, USER_ROW_ADDR);
dap_write_half(NVMCTRL_CTRLB, NVMCTRL_CMD_EP);
while (0 == (dap_read_half(NVMCTRL_STATUS) & NVMCTRL_STATUS_READY));
dap_write_half(NVMCTRL_CTRLB, NVMCTRL_CMD_PBC);
while (0 == (dap_read_half(NVMCTRL_STATUS) & NVMCTRL_STATUS_READY));
for (int i = 0; i < (USER_ROW_SIZE / USER_ROW_PAGE_SIZE); i++)
{
dap_write_word(NVMCTRL_ADDR, USER_ROW_ADDR);
dap_write_block(addr, data, USER_ROW_PAGE_SIZE);
dap_write_half(NVMCTRL_CTRLB, NVMCTRL_CMD_WQW);
while (0 == (dap_read_half(NVMCTRL_STATUS) & NVMCTRL_STATUS_READY));
addr += USER_ROW_PAGE_SIZE;
data += USER_ROW_PAGE_SIZE;
}
}
//-----------------------------------------------------------------------------
static char *target_enumerate(int i)
{
if (i < ARRAY_SIZE(devices))
return devices[i].family;
return NULL;
}
//-----------------------------------------------------------------------------
static char target_help[] =
"Fuses:\n"
" This device has one fuses section, which represents a complete User Row (256 bytes).\n";
//-----------------------------------------------------------------------------
target_ops_t target_atmel_cm4v2_ops =
{
.select = target_select,
.deselect = target_deselect,
.erase = target_erase,
.lock = target_lock,
.unlock = target_erase,
.program = target_program,
.verify = target_verify,
.read = target_read,
.fread = target_fuse_read,
.fwrite = target_fuse_write,
.enumerate = target_enumerate,
.help = target_help,
};